Low Voltage, Double-Edge-Triggered Flip Flopadmin glcd
Double-edge-triggered flip flops (DETFFs) are recognized as power-saving flip flops. We study the same from a low voltage perspective [1-1.5V]. We combine a medium-to-high voltage, plain-MOS-style DETFF technique with a clock-skew technique to derive a new DETFF that is suited to low voltages. Speedwise, our result outperforms existing static DETFFs convincingly in the low voltage range. Powerwise, our flip flop beats others for dynamic input in the lower half of the same range.The dynamic counterpart of our static circuit also shows similar power superiority at low voltages.
از لینک زیر میتوانید مقاله Low Voltage, Double-Edge-Triggered Flip Flop همراه با فایل شبیه سازی hspice آنرا خریداری کنید .