Design and evaluation of variable stages pipeline processor with low-energy techniques
از لینک زیر میتوانید مقاله Design and evaluation of variable stages pipeline processor with low-energy techniques همراه با شبیه سازی آن در محیط hspice را خریداری نمایید .
Abstract:
Enhancement of mobile computers requires high-performance computing with low-energy consumption. Variable stages pipeline (VSP) architecture, which reduces energy consumption and improves execution time by dynamically unifying the pipeline stages, is proposed to achieve this requirement. A VSP processor uses a special pipeline register called a latch D-flip-flop selector-cell (LDS-cell) that unifies the pipeline stages and prevents glitch propagation caused by stage unification under low-energy mode. The design of the fabricated VLSI of a VSP processor chip on 0.18 m CMOS technology is presented. An evaluation shows that the VSP processor consumes 13 less energy than a conventional one.
Published in: IET Computers & Digital Techniques ( Volume: 6, Issue: 1, January 2012 )
Page(s): 43 – 49
Date of Current Version: 26 January 2012
ISSN Information:
INSPEC Accession Number: 12479063
Publisher: IET
Sponsored by: Institution of Engineering and Technology
دیدگاهتان را بنویسید